



## **RESEARCH POSITION (UNDERGRADUATE & M.ENG.)**

| Project proposed by: | Intelligent Sensory Microsystems Laboratory, ECE, U of T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Supervisor:          | Lab for Computing Research and Innovation, York University<br>Prof. Roman Genov, Prof. Amirali Amirsoleimani                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| •                    | Machine Learning Hardware Platform Design and Implementation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Project title:       | 5 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Project description: | In the ISML and LCRAIN labs, we have been researching<br>efficient and versatile systems for the next generation of machine<br>learning hardware. Our goal is to propose scalable, flexible, and<br>innovative strategies for the implementation of the synaptic weight<br>and the associated Multiply and Accumulate (MAC) operation, which<br>are the most demanding resources for efficient Machine Learning<br>(ML) hardware. We capitalize on emerging multi-technology<br>platforms such as high-performance CMOS and high-density memory<br>devices to introduce efficient solutions to existing techniques. |
|                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                      | Fig 1. 3D CMOS- memristor structure.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                      | The platform consists of a high-performance Xilinx FPGA board,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                      | memory and CMOS chips. The research candidate will design the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                      | firmware and hardware components of this platform. This will include                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                      | programming of the FPGA board to communicate with the custom                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                      | designed printed circuit board (PCB), interface with PC thorough a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                      | serial high-speed connection and user-friendly graphical user<br>interface (GUI). The ideal candidates are expected to have the<br>following qualifications:                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                      | <ul> <li>Good experience with printed circuit boards (PCB), debugging, and<br/>FPGA development boards.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                      | <ul> <li>Proficiency in Python and HDL language like Verilog.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                      | <ul> <li>Self-driven attitude, preemptive in finding solutions, and<br/>interested in both hardware and software.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Contact person:      | Dr. Amirali Amirsoleimani ( <u>amirsol@yorku.ca</u> ); and copy to Prof.<br>Roman Genov ( <u>roman@eecg.utoronto.ca</u> ). Please include your GPA,<br>study program, and related accomplished projects in the email along<br>with your attached updated CV and all of your transcripts (official or<br>unofficial).                                                                                                                                                                                                                                                                                                |
|                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

