# 60-GHz PA and LNA in 90-nm RF-CMOS

Terry Yao<sup>1</sup>, Michael Gordon<sup>1</sup>, Kenneth Yau<sup>1</sup>, M.T. Yang<sup>2</sup>, and Sorin P. Voinigescu<sup>1</sup>

<sup>1</sup>Edward S. Rogers Sr. Department of Electrical and Computer Engineering, University of Toronto, 10 King's College Rd, Toronto, ON Canada M5S 3G4, e-mail: tyao@eecg.toronto.edu

<sup>2</sup>TSMC, 9 Creation Rd. I, Science-Based Industrial Park, Hsin-Chu, Taiwan 300-77, R.O.C.

Abstract — 60-GHz power (PA) and low-noise (LNA) amplifiers implemented in a 90-nm RF-CMOS process with thick 9-metal layer copper backend and transistor  $f_T/f_{MAX}$  of 140GHz/170GHz are reported. The PA operates from a 1.5V supply with 5.2dB power gain, a 3-dB bandwidth >13GHz, a P<sub>1dB</sub> of +6.4dBm with 7% PAE and a saturated output power of +9.3dBm at 60GHz. The LNA features 14.6dB gain, an IIP3 of -6.8dBm, and a simulated NF of 4.5dB, while drawing 16mA from a 1.5V supply. Both circuits employ inductors which reduce the total PA and LNA die sizes to 0.35 x 0.43 mm<sup>2</sup> and 0.35 x 0.40 mm<sup>2</sup>, respectively.

Index Terms — CMOS millimeter-wave integrated circuits, characteristic current densities,  $f_{MAX}$ ,  $f_T$ , inductors, low-noise amplifiers, noise figure, power amplifiers, transformers.

## I. INTRODUCTION

As CMOS technology is scaled into the nanometer range, the transistor  $I_D$ - $V_{GS}$  characteristics in the saturation region become linear while the transconductance, minimum noise figure ( $NF_{MIN}$ ),  $f_T$ , and  $f_{MAX}$  improve. Additionally, when biased at current densities between 0.15mA/µm and 0.4mA/µm, these figures of merit (FOMs) become almost insensitive to  $I_D$  and  $V_{GS}$  variation. In this paper, the potential of 90-nm RF-CMOS for 60-GHz transceiver front-ends is explored in the implementation of two critical building blocks – the power amplifier, demonstrated here for the first time at 60GHz in CMOS, and the low-noise amplifier.

The LNA is a CMOS replica of a noise and impedancematched, 2-stage cascode SiGe BiCMOS LNA [1]. It employs matching inductors between the CS and CG transistors [2, 3] to compensate for the reduced  $f_T$  of the MOSFET cascode stage (Fig. 1). While earlier 60-GHz LNA implementations in 0.13µm CMOS [4, 5] have shown the potential of mainstream CMOS technology for mm-wave circuits, this work proves the benefits of technology scaling and demonstrates FOMs comparable to those of SiGe-HBT LNAs [1, 6]. By relying solely on inductors as matching elements, the LNA and PA exhibit smaller area and lower power consumption than similar 60-GHz circuits.

## II. 90-nm RF-CMOS TECHNOLOGY

# *A. Transistor Performance and Millimeter-Wave Modeling Approach*

The measured power gain of 90-nm n-MOSFETs is larger than 8dB at 60GHz and is comparable to that of SiGe HBTs. More importantly, the peak  $f_T$  current density remains constant at 0.3mA/µm for different finger widths and for both the CS and cascode configurations (Fig. 1). The optimal  $NF_{MIN}$  bias occurs at 0.15mA/µm, close to the peak  $f_{MAX}$  current density of 0.2mA/µm and is independent of frequency. Thus, CMOS amplifiers can be optimized simultaneously for low noise and power gain, unlike SiGe HBT ones where the peak  $f_{MAX}$  and  $NF_{MIN}$  biases are significantly different. Furthermore, as seen in Fig. 2,  $f_{MAX}$ , which is directly extrapolated from power gain, changes by less than 11% (corresponding to the 1-dB compression point) for bias current density swings of 0.4mApp/µm, irrespective of the technology node and, in the 90-nm node, for gate voltage swings of  $0.5V_{pp}$ . The latter property, in conjunction with a drain voltage swing larger than 2.4V as evident in the experimental output characteristics and load line shown in Fig. 3, can be applied in the design of highly linear power amplifiers. In PAs the transistor must be biased for optimal linearity at 0.3mA/µm.

The gate-source, gate-drain, and parasitic source/drainbulk capacitance per unit gate width of p/n-MOSFETs remain constant across technology nodes [7] at approximately  $1 \, \text{fF}/\mu m$  $0.5 \text{fF}/\mu\text{m}$ , and  $1.5 \text{fF}/\mu\text{m}$ , respectively. Similarly, the gate resistance can be easily calculated based on layout geometry, contact resistance and salicided gate poly resistance data. The intrinsic peak transconductance of 90-nm n-MOSFETS biased in saturation is approximately 1.2mS/µm, and the measured noise parameters for a cascode stage biased at 0.15mA/µm are  $R_n=1880\Omega^*\mu m$ ,  $R_{SOP}=1200\Omega^*\mu m$  and  $X_{SOP}=50000\Omega$ \*GHz\*µm. These properties, along with the invariance of the  $f_T$ ,  $f_{MAX}$  and  $NF_{MIN}$  characteristic current densities across technology nodes, allow for simple hand design equations of tuned LNAs and PAs, with better than 15% accuracy even at 60GHz and even in the absence of RF models.

# B. Millimeter-Wave Passives

A direct benefit of designing at mm-waves is the reduced form factor of on-chip passives. In this work, significant area savings result from the exclusive use of spiral inductors, rather than transmission lines, in the impedance matching networks. Although the inductors are small enough to be implemented as microstrip lines over metal-1 ground planes [8], test structure measurements have indicated that the spiral inductor implementation systematically leads to higher Q while minimizing area. All inductors are designed using the ASITIC software [9], whose accuracy at mm-waves has been repeatedly confirmed through previously fabricated inductor test structures in three different CMOS and SiGe BiCMOS technologies from three different foundries [1, 8, 10]. Inductor 2- $\pi$  models are used in the circuit schematics to capture the skin effect at high frequencies.

Transformers provide the most compact way for realizing single-ended to differential conversion up to 100GHz [10]. Taking advantage of the multi-level interconnect layers in the 90-nm RF-CMOS process, a vertically-stacked  $32x32\mu m^2$  transformer, shown in Fig. 7, has also been implemented. The measured S<sub>21</sub>, better than -2dB in the 60-94GHz range (Fig. 4), is comparable to an earlier implementation in a 180-nm SiGe BiCMOS process with a thick top Al layer [1].

#### **III. 60-GHZ POWER AMPLIFIER**

#### A. PA Design

The PA consists of three single-ended, common-source stages biased in class A. Although the cascode topology has higher gain, larger output impedance and flat  $I_{DS}$ - $V_{DS}$ characteristic, the single-transistor CS configuration is advantageous in terms of the lower supply voltage required, leading to higher efficiency and good linearity. The tail currents in the three stages are scaled to maximize linearity and are selected based on the required input and output  $P_{IdB}$  for that stage. The first stage is biased at the peak  $f_{MAX}$  bias of 0.2mA/µm to maximize gain while its source degeneration inductance is set to  $L_S = Z_0/2\pi f_T$  for 50- $\Omega$  matching. The second and third stages are biased at the optimum linearity current density of 0.28 mA/um. The transistor width and bias current of the last stage are chosen based on (1) derived from load-line theory. The value of  $V_{DS,sat}$  corresponding to 0.28mA/µm is about 0.3V,  $I_{DC}$ = W\*(0.28mA/µm) and  $I_{swing}$  per width is  $0.4mA_{pp}/\mu m$  .

$$P_{1dB} = \frac{I_{swing} \times (V_{DD} - V_{DS,sat})}{4} \tag{1}$$

A finger width of 1µm was chosen for all transistors as a good compromise between  $f_T$  degradation due to the gate-bulk overlap capacitance, C<sub>GBO</sub>, and reduced gate resistance  $R_G$ , thereby increasing  $f_{MAX}$ . The input matching network consists of the inductor  $L_S$ , which matches the real part of the input impedance to 50 $\Omega$ , and  $L_G$  which cancels the imaginary part of  $Z_{in}$ , at 60GHz, as in an LNA. At the output, a 1-stage L-match network consisting of the load inductor  $L_D$  and capacitor  $C_C$  performs the impedance transformation to  $50\Omega$ . Simplicity in the matching networks is critical in minimizing series parasitics, whose effects are more pronounced at 60GHz. Inter-stage matching maximizes power transfer between stages, and improves linearity through the degeneration inductor,  $L_{s}$ . The schematic and chip micrograph of the PA are shown in Figs. 5 and 8. The chip occupies only  $0.35 \times 0.43 \text{ mm}^2$ and is essentially pad-limited in the vertical direction.

## **B.** PA Measurement Results

The measured PA gain and return loss are shown in Fig. 10 for 3 different dice. With a 1.5V supply, the amplifier has a peak gain of 5.2dB at 61GHz, a 3-dB BW exceeding 13GHz (52-65GHz), with the upper frequency limit being imposed by the operating range of the VNA. Broadband matching is achieved at the output, with  $S_{22} < -10$ dB over the 51-65GHz band, while  $S_{11}$  is < -10dB in the 60-65GHz range. The isolation  $(S_{12})$  is better than 30dB in the entire measurement range (1-65GHz). Fig. 11 shows the largesignal performance of the PA, where an output  $P_{1dB}$  of +6.4dBm and a saturated output power of +9.3dBm were measured at 60GHz, with a 1.5V supply and total current of 26.5mA. The linearity and gain dependence on the bias current of the final stage are shown in Fig. 12. As expected, maximum gain and linearity occur when the final stage is biased at 0.28mA/ $\mu$ m. The output  $P_{IdB}$ variation with supply voltage is shown in Fig. 13. A maximum PAE of 7.4% and a maximum efficiency of 21.4% are achieved. The gain, and hence PAE, can be further improved by replacing the first CS stage with a cascode stage, while maintaining the same power supply. Despite the better linearity of MOSFETs, SiGe HBTs still have a performance advantage in PAs and VCOs due to the larger voltage swings that can be supported.

#### IV. 60-GHz LOW-NOISE AMPLIFIER

## A. LNA Design

Compared to the CG [5] or CS topologies, the cascode topology [4] exhibits better isolation and higher gain. It also features similar input linearity and simultaneous noise and input impedance matching as the CS stage. For these reasons, the 60-GHz LNA (Fig. 6) in this work employs a 2-stage cascode topology. Series inductors (LM1, LM2) are placed between the CS and CG transistors in each stage to tune out the middle pole of the cascode and to compensate for its lower  $f_T$  (Fig. 1). This technique has been successfully applied to low-GHz LNA designs [2] and high-speed HEMT-CML circuits [3]. It is also

proving to be useful now at mm-waves. The input stage transistors are biased at  $0.2\text{mA}/\mu\text{m}$  and are sized such that the real part of the optimum noise impedance is about  $40\Omega$ . This is a good compromise between noise impedance matching (requiring a device gate width of  $24\mu\text{m}$ ), gain, linearity (requiring large current) and insensitivity to impedance mismatch and process variation which calls for low  $R_n$  (requiring large current and  $g_m$ ). The LNA chip micrograph is shown in Fig. 9.

#### **B.** LNA Measurement Results

The measured S-parameters of 3 different LNA dice are shown in Fig. 14. The LNA achieves a peak gain of 14.6dB at 58GHz and isolation of better than 32dB. Linearity measurements show an output  $P_{1dB}$  of -0.5dBm and an IIP3 of -6.8dBm at 58GHz, with a 50-MHz tone spacing used in the IIP3 measurement (Fig. 15). The LNA noise figure could not be measured at 60GHz due to lack of a downconvert mixer at this frequency. Instead, the noise parameters of a 90-nm n-MOSFET cascode test structure were measured in the 10-26GHz range using a Focus Microwaves system (Fig. 16). The extrapolated  $NF_{MIN}$  of the cascode stage at 60GHz is between 2.8dB and 3.6dB, after allowing for measurement scatter. These measurements were found to be in good agreement with simulation results (Fig. 16) and indicate that the simulated 4.5dB LNA noise figure at 60GHz is realistic. Finally, Table 1 shows a comparison of mm-wave LNAs in silicon using the FOM (in units of GHz) as defined by the ITRS [11]. The LNA presented in this paper achieves the highest FOM among all previous implementations in technologies with lower or comparable  $f_T$ ,  $f_{MAX}$ performance.

## V. CONCLUSION

The higher  $f_T$ ,  $f_{MAX}$  and lower  $NF_{MIN}$  resulting from CMOS technology scaling directly translates to improved performance in mm-wave radio ICs. This work has shown that lower frequency design techniques can be

successfully applied to 60-GHz CMOS radio circuits while the reduced form factors of on-chip passives at mmwaves also lead to significantly lower area consumption than that of similar 5-GHz or 10-GHz circuits.

#### **ACKNOWLEDGMENTS**

We gratefully acknowledge NSERC, Micronet, OIF, NIT, CFI and Gennum Corporation for their support in this work. We also thank CMC for the CAD tools and TSMC for fabrication.

#### REFERENCES

- M. Gordon et al., "65-GHz Receiver in SiGe BiCMOS using Monolithic Inductors and Transformers," *IEEE SiRF*, Digest pp.265-268, Jan. 2006.
- [2] W.S. Kim et al., "A 2.4GHz CMOS Low Noise Amplifier using an Inter-Stage Matching Inductor," 42<sup>nd</sup> Midwest Symp. on Circuits and Sys., vol.2, pp.1040-1043, Aug. 1999.
- [3] T. Suzuki *et al.*, "A 90Gb/s 2:1 Multiplexer IC in InP-based HEMT Technology," *IEEE ISSCC Proc.*, pp.192-193, Feb. 2002.
- [4] C. Doan et al., "Millimeter-Wave CMOS Design," IEEE JSSC, vol.40, pp.144-155, Jan. 2005.
- [5] B. Razavi, "A 60-GHz Direct-Conversion CMOS Receiver," IEEE ISSCC. Proc., pp. 400-401, Feb. 2005.
- [6] B. Floyd et al., "SiGe Bipolar Transceiver Circuits Operating at 60GHz," *IEEE JSSC*, vol. 40, pp.156-157, Jan. 2005.
- [7] N. Weste and D. Harris, CMOS VLSI Design. Boston, Addison-Wesley, 2005.
- [8] A. Mangan *et al.*, "De-Embedding TLMs for Accurate Modeling of IC Designs," *IEEE Trans. Electron Dev., Vol. ED-53*, pp.235-241, No.2, 2006.
- [9] A. Niknejad, ASITIC. <u>http://rfic.eecs.berkeley.edu/~niknejad/asitic.html</u>.
- [10] T. Dickson *et al.*, "30-100GHz Inductors and Transformers for Millimeter-Wave (Bi)CMOS Integrated Circuits," *IEEE Trans. MTT*, vol. 53, pp. 123-133, Jan. 2005.
- [11] ITRS, http://public.itrs.net.



Fig. 1. Measured cascode  $f_{\rm T}$ , NF<sub>MIN</sub> vs. bias.



Fig. 2. Measured  $f_{MAX}$  across nodes.



Fig. 3. Optimal load line for 90-nm CS n-MOSFET stage on measured I-V characteristic. The breakdown voltage is larger than 3V.



Fig. 4. Measured transformer S<sub>21</sub>.



Fig. 7. Stacked 32µm x 32µm transformer in 90nm RF-CMOS.



= 1.5 V



1.5 V

1.5 V

80 fF

RFour

1-0

Fig. 9. Die photo of LNA (350µm x 400µm).

O-O PA Gain vs. Bias PA OP 1dB vs. Bias

5 0.30 0.35 0.40 0 Final Stage Bias (mA/μm)

Fig. 12. Measured PA P<sub>1dB</sub>, gain vs. final

0.45

IP3



Fig. 6. 60-GHz LNA schematic.



Fig. 10. Measured PA S-parameters across 3 different dice.



Fig. 13. Measured PA P<sub>1dB</sub> vs. supply at

1.5 1.6



Fig. 16. Meas. vs. sim. NF<sub>MIN</sub>, R<sub>n</sub> for a 40 x 90nm x 1µm n-MOS cascode.

| LNA Technology                                            | f       | G      | NF           | IIP3          | Pdiss         | Area                       | FOM  |
|-----------------------------------------------------------|---------|--------|--------------|---------------|---------------|----------------------------|------|
| 160/160 GHz f <sub>T</sub> /f <sub>MAX</sub> SiGe HBT [1] | 65GHz   | 14dB   | 10.5dB (sim) | -6dBm         | 34mW @ 2.5V   | 0.3 x 0.4 mm <sup>2</sup>  | 1.2  |
| 200/290GHz $f_T / f_{MAX}$ SiGe HBT [6]                   | 61.5GHz | 15dB   | 4.5dB        | -8.5dBm       | 10.8mW @ 1.8V | 0.6 x 0.9 mm <sup>2</sup>  | 13.8 |
| 90/130GHz f <sub>T</sub> /f <sub>MAX</sub> 130nm CMOS [4] | 60GHz   | 12dB   | 8.8dB        | -0.5dBm (sim) | 54mW @ 1.5V   | 1.3 x 1.0 mm <sup>2</sup>  | 2.1  |
| 140/170GHz $f_{\rm T}$ /f_{\rm MAX} 90nm CMOS (this work) | 58GHz   | 14.6dB | 4.5dB (sim)  | -6.8dBm       | 24mW @ 1.5V   | 0.35 x 0.4 mm <sup>2</sup> | 8.1  |

Fund
IM3

-20 -15

Fig. 15. Measured LNA IIP3 with 50-

RF Input Power (dBm)

Table 1. Comparison of state-of-the-art mm-wave LNAs in silicon.

350 S G 430µm 400u Fig. 8. Die photo of PA (350µm

0.25

stage bias at 60GHz.

MHz tone spacing.

**RF Output Power (dBm)** 



P

G

S

G

x 430µm).

G

Ρ

G

1025 -151 -10 -5 0 5 RF Input Power (dBm) Fig. 11. Measured PA P<sub>1dB</sub> at 60GHz.



Fig. 14. Measured LNA S-parameters across 3 different dice.

0-7803-9573-5/06/\$25.00 (c) 2006 IEEE