

# NEW TECHNIQUE FOR THE CHARACTERIZATION OF Si/SiGe LAYERS USING HETEROSTRUCTURE MOS CAPACITORS

S. P. VOINIGESCU<sup>1</sup>, K. INIEWSKI<sup>1</sup>, R. LISAK<sup>1</sup>, C. A. T. SALAMA<sup>1</sup>, J.-P. NOÉL<sup>2</sup> and D. C. HOUGHTON<sup>2</sup>

<sup>1</sup>University of Toronto, Department of Electrical and Computer Engineering, 10 King's College Rd, Toronto, Canada M5S 1A4 and <sup>2</sup>Institute for Microstructural Sciences, National Research Council, Ottawa, Canada K1A 0R6

(Received 9 August 1993; in revised form 17 November 1993)

Abstract—This paper presents a comprehensive on-line electrical characterization technique addressing the emerging Si/SiGe MOS technology. It demonstrates that the experimental high frequency and low frequency C-V characteristics of Si/SiGe heterostructure MOS capacitors can provide accurate material-, process-, and device-related information such as: the valence band offset, Si cap layer thickness, substrate doping, and MOSFET threshold voltages.

#### NOTATION

| ~                 |                                                             | 1.5                   |                  |
|-------------------|-------------------------------------------------------------|-----------------------|------------------|
| $C_{ox}$          | gate oxide capacitance per unit area                        | $V_{\rm G}$           | gate             |
| C <sub>HF</sub>   | high frequency gate capacitance per unit area               | $V_{TH}$              | thres            |
| $C_{\rm LF}$      | low frequency gate capacitance per unit area                |                       | face             |
| D <sub>it</sub>   | interface trapped charge density at the Si-SiO <sub>2</sub> | $V_{\rm TS}$          | thres            |
|                   | interface                                                   | x                     | Ge c             |
| Ε                 | energy                                                      | $x_{av}$              | hole             |
| E <sub>A</sub>    | energy level of shallow acceptors                           | X <sub>ca</sub>       | silico           |
| E <sub>AT</sub>   | energy level of deep acceptor traps                         | $x_{\rm dHF}$         | deple            |
| $E_{\rm D}$       | energy level of shallow donors                              |                       | quen             |
| E <sub>DT</sub>   | energy level of deep donor traps                            | $x_{dLF}$             | deple            |
| E <sub>C</sub>    | conduction band energy                                      |                       | meas             |
| E <sub>F</sub>    | Fermi level energy                                          | $x_{dm}$              | maxii            |
| $E_i$             | hole eigenenergies in the quantum well                      |                       | sion             |
| ħ                 | Planck's constant                                           | Xor                   | gate             |
| $H(\phi_{\rm H})$ | contribution of holes to the electric field in the          | $\Delta \hat{E}_{v}$  | valen            |
|                   | SiGe film                                                   | $\Delta E_{\rm Vann}$ | appar            |
| k                 | Boltzmann constant                                          | $\Delta V_{T}^{rapp}$ | gate             |
| $m_{\rm h}$       | effective mass of holes                                     | - 1<br>E              | perm             |
| n                 | electron concentration                                      | £                     | SiO <sub>2</sub> |
| Napphie           | apparent doping obtained from high frequency                | -ox<br>fe:            | silico           |
| аррии             | measurements or calculations                                | tere.                 | SiGe             |
| Name              | apparent doping obtained from low frequency                 | φ                     | poten            |
| apper             | measurements or calculations                                | φ <sub>r</sub>        | Ferm             |
| $N_{\star}$       | shallow acceptor concentration                              | ф.,                   | noten            |
| NT                | ionized shallow acceptor concentration                      | Ψн<br>ф               | noten            |
| N.T               | deep acceptor trap concentration                            | Ф1н<br>ф.,            | noten            |
| N                 | effective doping concentration in the bulk of the           | Ψs<br>                | noten            |
| • в               | semiconductor                                               | Ψ1S<br>Φ.             | work             |
| No                | conduction band density of states                           | ΨMS                   | silicor          |
| N                 | shallow donor concentration                                 | ale                   | hole             |
| N±                | ionized shallow donor concentration                         | $\nabla \psi_i$       | aradi            |
| N                 | deen donor tran concentration                               | v                     | grauk            |
| N                 | valence hand density of states in silicon                   |                       |                  |
| N                 | valence band density of states in Silce                     |                       |                  |
| n VSiGe           | hole concentration                                          |                       |                  |
| Р<br>п.           | hole concentration at the beterointerface                   |                       |                  |
| РН<br>Л.          | hole concentration at the surface                           | A salie               | nt fear          |
| PS<br>A           | electron charge                                             | system                | is the           |
| ч<br>О            | fixed oxide charge at the Si SiO interface                  | oxides                | comp             |
| N N               | total charge in the semiconductor                           | the m                 | maaa             |
| ¥Τ                | total charge in the semiconductor                           | ne pur                | pose (           |

| Т                     | temperature                                       |
|-----------------------|---------------------------------------------------|
| $V_{\rm FB}$          | flat-band voltage                                 |
| V <sub>G</sub>        | gate voltage                                      |
| $V_{\rm TH}$          | threshold voltage at the top SiGe/Si heterointer- |
|                       | face                                              |
| $V_{\rm TS}$          | threshold voltage at the silicon cap surface      |
| x                     | Ge content in the SiGe film                       |
| $x_{av}$              | hole charge centroid location                     |
| X <sub>ca</sub>       | silicon cap thickness                             |
| XdHF                  | depletion layer width obtained from high fre-     |
|                       | quency measurements or calculations               |
| $x_{dLF}$             | depletion layer width obtained from low frequency |
|                       | measurements or calculations                      |
| $x_{dm}$              | maximum depletion layer width in strong inver-    |
|                       | sion                                              |
| $x_{ox}$              | gate oxide thickness                              |
| $\Delta E_{\rm v}$    | valence band offset between SiGe and Si           |
| $\Delta E_{\rm Vapp}$ | apparent valence band offset between SiGe and Si  |
| $\Delta V_{\rm T}$    | gate voltage window                               |
| E                     | permittivity                                      |
| ε <sub>ox</sub>       | SiO <sub>2</sub> permittivity                     |
| ε <sub>si</sub>       | silicon permittivity                              |
| € <sub>SiGe</sub>     | SiGe permittivity                                 |
| $\phi$                | potential                                         |
| $\phi_{ m F}$         | Fermi potential                                   |
| $\phi_{\rm H}$        | potential at the top heterointerface              |
| $\phi_{	extsf{th}}$   | potential at threshold at the top heterointerface |
| $\phi_{\rm S}$        | potential at the surface                          |
| $\phi_{\rm TS}$       | potential at threshold at the surface             |
| $\phi_{ m MS}$        | work function difference between the gate and the |
|                       | silicon substrate                                 |
| $\psi_i$              | hole wavefunctions                                |
| $\nabla$              | gradient                                          |
|                       |                                                   |

# 1. INTRODUCTION

A salient feature of the  $Si/Si_{1-x}Ge_x$  heterostructure system is the possibility of realizing high quality oxides, comparable to those obtained on Si[1,2]. It is the purpose of this paper to show that the Si/SiGe heterostructure MOS capacitor can become an excellent and thorough characterization vehicle for Si-based heterostructure technology. The structure used in this investigation is shown in Fig. 1 and is similar to that of a conventional MOS capacitor, except for the presence of the SiGe channel, separated from the Si/SiO<sub>2</sub> interface by a thin Si cap layer.

Since the type I Si/SiGe heterojunction has a negligible conduction band offset, the accumulation and depletion regions of the low frequency  $C_{\rm LF}-V_{\rm G}$  capacitance-voltage characteristics are similar to those of a MOS capacitor fabricated on Si, as illustrated in Fig. 2. The high frequency  $C_{\rm HF}-V_{\rm G}$  characteristics of Si/SiGe capacitors also resemble those of their Si counterparts. As a consequence, the oxide thickness  $x_{\rm ox}$ , substrate doping  $N_{\rm B}$ , maximum depletion depth  $x_{\rm dm}$ , and the flat-band voltage  $V_{\rm FB}$  can be extracted directly from the experimental C-V curves according to established techniques[3].

The differences between heterostructure and homostructure MOS capacitors become apparent only in the inversion regime of the  $C_{LF}-V_G$  characteristics. The heterostructure capacitor exhibits two thresholds,  $V_{TH}$  corresponding to charge inversion at the top Si/SiGe heterojunction, and  $V_{TS}$  related to charge inversion at the Si/SiO<sub>2</sub> interface[4]. The  $C_{LF}-V_G$  characteristics also show a plateau of slowvarying capacitance. The value of the plateau capacitance depends on the thickness of the Si cap layer  $x_{ca}$ . Its width is determined by the valence band offset  $\Delta E_V$  at the top Si/SiGe interface and by  $x_{ca}$ . These features can be used to extract accurate material-

Fig. 1.  $Si/Si_{1-x}Ge_x$  MOS capacitor used as test structure. Notations used for hole concentration and electric potential at the top heterojunction and at the Si/SiO<sub>2</sub> interface are also shown.

related data for the heterostructure, most importantly, the valence band offset.

To achieve this goal, one needs to (a) determine the cap layer thickness  $x_{ca}$  and the threshold voltages, and (b) to quantify the relation between  $\Delta E_{v}$  on one side, and  $V_{TH}$ ,  $V_{TS}$  and  $x_{ca}$  on the other. It is in the extraction of the cap layer thickness and of the valence band offset that this paper offers original solutions.

The rest of the paper is organized as follows. Section 2 describes the  $C_{LF}-V_G$  characteristics and the resulting apparent doping profiles of heterostructure MOS capacitors as obtained from self-consistent numerical solutions of Poisson's and Schrödinger's equations. An analytic model is employed to calculate the valence band offset as a function of the measured threshold voltages and of the structural parameters. The sources of errors that may affect the value of the extracted valence band offset are also addressed. Section 3 presents the new characterization technique. Section 4 describes the test structures and the experimental validation of the characterization technique. Conclusions are provided in Section 5.

## 2. THEORETICAL BACKGROUND

# 2.1. C-V characteristics of heterostructure MOS capacitors

Numerical simulations have been carried out to investigate the quantitative link between the internal layer structure and the  $C_{LF}-V_G$  characteristics of Si/SiGe MOS capacitors. As will be explained, the position of the inversion charge at the top Si/SiGe heterojunction must be accurately known in order to determine the cap layer thickness. A classical approach using Fermi-Dirac statistics does not explain the size-quantization induced offset between the heterojunction and the position of the centroid of the accumulated charge. Because this quantum effect has to be accounted for, a numerical simulator was developed that selfconsistently solves Poisson's equation:

$$\nabla(\epsilon \nabla \phi) = -q[N_{\rm D}^+ - N_{\rm A}^- - n + p], \qquad (1)$$

and Schrödinger's equation:

$$-\frac{\hbar^2}{2}\nabla\left(\frac{1}{m_{\rm h}}\nabla\psi_i\right) + (\phi - E_i)\psi_i = 0, \qquad (2)$$

in one dimension to obtain the potential  $\phi$ , hole wavefunctions  $\psi_i$ , corresponding to each eigenenergy  $E_i$ , and the concentration of holes p throughout the structure [5]:

$$p = \frac{m_{\rm h}kT}{\pi\hbar^2} \sum_{i=1}^{\infty} |\psi_i|^2 \ln \left[1 + \exp\left(\frac{E_i - E_{\rm F}}{kT}\right)\right]. \tag{3}$$

Since only the inversion region of the  $C_{LF}-V_G$  characteristics is of interest, the electron concentration is





Fig. 2. Typical  $C_{LF} V_G$  characteristics of Si/Si<sub>1-x</sub>Ge<sub>x</sub> MOS capacitors showing threshold voltages and capacitance plateau.

assumed to obey Boltzmann statistics and is included as such in Poisson's equation:

$$n = N_{\rm C} \exp\left(\frac{E_{\rm F} - E_{\rm C}}{kT}\right). \tag{4}$$

The analysis also accounts for interface trapped charge  $D_{ii}$ , fixed interface charge  $Q_f$  and for the contribution of deep level  $N_{\text{DT}}$ ,  $N_{\text{AT}}$ , and shallow level traps  $N_{\text{D}}$ ,  $N_{\text{A}}$ , located either in the Si or in the SiGe film. The ionized fixed charge densities  $N_{\text{D}}^+$  and  $N_{\text{A}}^-$  are calculated as functions of the trap energies:  $E_{\text{DT}}$ ,  $E_{\text{D}}$ ,  $E_{\text{AT}}$ ,  $E_{\text{A}}$ , according to the formulae[6]:

$$N_{\rm D}^{+} = \frac{N_{\rm D}}{1 + 2 \exp\left(\frac{E_{\rm F} - E_{\rm D}}{kT}\right)} + \frac{N_{\rm DT}}{1 + 2 \exp\left(\frac{E_{\rm F} - E_{\rm DT}}{kT}\right)}$$
$$N_{\rm A}^{-} = \frac{N_{\rm A}}{1 + 4 \exp\left(\frac{E_{\rm A} - E_{\rm F}}{kT}\right)} + \frac{N_{\rm AT}}{1 + 4 \exp\left(\frac{E_{\rm AT} - E_{\rm F}}{kT}\right)}.$$
(6)

The simulator calculates the potential  $\phi_{\rm H}$  and the peak hole concentration  $p_{\rm H}$  at the top Si/SiGe heterojunction, and at the Si/SiO<sub>2</sub> interface  $\phi_{\rm S}$ ,  $p_{\rm S}$ , respectively, the overall charge:

$$Q_{\rm T}(V_{\rm G}) = \int_{\infty}^{0} q[N_{\rm D}^+(x, V_{\rm G}) - N_{\rm A}^-(x, V_{\rm G}) - n(x, V_{\rm G}) + p(x, V_{\rm G})] \,\mathrm{d}x \quad (7)$$

and the hole charge centroid location:

$$x_{\rm av}(V_{\rm G}) = \frac{\int_{\infty}^{0} xp(x, V_{\rm G}) \,\mathrm{d}x}{\int_{\infty}^{0} p(x, V_{\rm G}) \,\mathrm{d}x},$$
(8)

all as functions of the gate voltage  $V_{G}$ . Next, the low frequency capacitance, which is a measurable terminal function, is calculated:

$$C_{\rm LF}(V_{\rm G}) = \frac{\partial Q_{\rm T}(V_{\rm G})}{\partial V_{\rm G}}.$$
(9)

Such characteristics are compared in Fig. 3 for Si and Si/SiGe MOS capacitors. There is no capacitance plateau in the case of the Si structure, but the accumulation regions are identical, allowing for the simple extraction of the flat-band voltage.

#### 2.2. Apparent doping profiles and their interpretation

From the calculated  $C_{LF}-V_G$  characteristics, the depletion depth  $x_{dLF}$ :

$$x_{\rm dLF}(V_{\rm G}) = \epsilon_{\rm Si} \left( \frac{1}{C_{\rm LF}(V_{\rm G})} - \frac{1}{C_{\rm ox}} \right),\tag{10}$$

and apparent doping  $N_{appLF}$ :

$$\frac{1}{N_{appLF}(V_G)} = \frac{q\epsilon_{Si}}{2} \frac{\partial \left(\frac{1}{C_{LF}^2(V_G)}\right)}{\partial V_G},$$
 (11)



Fig. 3. Comparison of simulated  $C_{LF} - V_G$  characteristics of Si and Si/Si<sub>1-x</sub>Ge<sub>x</sub> MOS capacitors with layer structure shown in the inset.

are obtained as functions of the applied gate voltage. The term "apparent doping" refers to the contributions of both fixed and mobile charge.

Further, the computed  $C_{\rm LF}-V_{\rm G}$  and  $N_{\rm appLF}-V_{\rm G}$  profiles are correlated with the voltage dependence of the peak hole concentrations at the top heterojunction and at the Si/SiO<sub>2</sub> interface. The thresholds  $V_{\rm TH}$  and  $V_{\rm TS}$  are defined as the gate voltages at which the peak hole concentration at the respective interface equals the background doping:

$$p_{\rm H}(V_{\rm G} = V_{\rm TH}) = N_{\rm B}, \quad p_{\rm S}(V_{\rm G} = V_{\rm TS}) = N_{\rm B}.$$

If the high frequency capacitance voltage characteristics are employed in eqns (10) and (11) then the corresponding high frequency depletion depth and apparent doping,  $x_{dHF}$  and  $N_{appHF}$ , respectively, are obtained.

The  $C_{\rm LF}-V_{\rm G}$  characteristics cannot directly provide very accurate values for  $V_{\rm TH}$ ,  $V_{\rm TS}$  and  $x_{\rm ca}$  because the transitions between the various regions of the inversion regime tend to be smoothed out at room temperature. To precisely identify  $V_{\rm TH}$  and  $V_{\rm TS}$ , one has to plot the  $N_{\rm appLF}-V_{\rm G}$  characteristics.

The absolute value of the apparent doping characteristics for the structure in Fig. 3 is plotted in Fig. 4. It exhibits two regions in which the apparent doping is high and dominated by the mobile charge: one for large positive bias corresponding to accumulation of electrons, and another, for large negative bias, associated with strong inversion. Between them lie the regions of interest to the characterization method: namely a plateau corresponding to the depletion regime whose value gives the substrate doping  $(N_{\rm B} = N_{\rm D} - N_{\rm A})$ , and sharp transitions with local maxima related to the thresholds. The onset of inversion at the top heterojunction is marked by a change of sign and an abrupt transition on the  $N_{\rm appLF}-V_{\rm G}$  characteristics while inversion at the Si/SiO<sub>2</sub> interface is signalled by a local maximum of the apparent doping. This local maximum is particular to SiGe structures and gives the value of  $V_{\rm TS}$ .

The thickness of the cap layer can be extracted from the apparent doping vs depth profile  $N_{appLF}$  $x_{dLF}$ , as shown in Fig. 5. This curve is obtained by combining the  $x_{dLF} - V_G$  and  $N_{appLF} - V_G$  characteristics, from eqns (10) and (11), respectively. There are two appparent doping values, of opposite sign, for each position  $x_{dLF}$ , one corresponding to the inversionand one to the accumulation/depletion regime of the  $C_{\rm LF} = V_{\rm G}$  characteristics. Only the absolute value of the apparent doping profile is shown. The apparent doping obtained from the inversion region exhibits three peaks, corresponding (from the left to right) to: (a) the accumulation of mobile holes at the  $Si/SiO_2$ , (b) accumulation of holes at the top Si/SiGe heterojunction and (c) to the maximum depletion depth, where the change of sign in the apparent doping occurs. The thickness of the Si cap layer can be



Fig. 4. Low frequency apparent doping vs gate voltage characteristics for a  $Si/Si_{1-x}Ge_x$  MOS determined from the simulated  $C_{LF}-V_G$  characteristics of Fig. 3.



Fig. 5. Low frequency apparent doping vs depth profiles in  $Si/Si_{1-x}Ge_x$  MOS capacitors obtained from the simulated  $C_{LF}-V_G$  characteristics of Fig. 3.

directly extracted from the position of the second peak.

#### 2.3. Calculation of the valence band offset

To provide the quantitative relation between the measured threshold voltages and the valence band offset, a recently developed analytical model that predicts the threshold voltages in a Si/SiGe MOSFET is employed[4]. The inversion potential at the top Si/SiGe heterojunction  $\phi_{TH}$  and at the Si/SiO<sub>2</sub> interface  $\phi_{TS}$ , respectively, is defined as:

$$\phi_{\mathrm{TH}} = \phi_{\mathrm{H}}(V_{\mathrm{G}} = V_{\mathrm{TH}}), \quad \phi_{\mathrm{TS}} = \phi_{\mathrm{S}}(V_{\mathrm{G}} = V_{\mathrm{TS}}).$$

We start from the expressions that relate  $V_{\text{TH}}$  and  $V_{\text{TS}}$  to the structural parameters of the capacitor:

$$V_{\rm TH} = V_{\rm FB} + \phi_{\rm TH} - q N_{\rm B} x_{\rm dm} \left( \frac{x_{\rm ca}}{\epsilon_{\rm Si}} + \frac{x_{\rm ox}}{\epsilon_{\rm ox}} \right)$$
(12)

$$V_{\rm TS} = V_{\rm FB} + \phi_{\rm TS} - \frac{q N_{\rm B} x_{\rm dm}}{C_{\rm ox}} \sqrt{1 + H(\phi_{\rm H})},$$
 (13)

where:

$$\phi_{\rm TH} = 2\phi_{\rm F} + \frac{\Delta E_{\rm V}}{q}$$
$$H(\phi_{\rm H}) = hfo \, \exp\left(\frac{\phi_{\rm TH} - \phi_{\rm H}}{kT/q}\right)$$
$$hfo = \frac{2\epsilon_{\rm SiGe} N_{\rm B} kT}{(qN_{\rm B} x_{\rm dm})^2}$$

and

$$\Delta V_{\rm T} = V_{\rm TH} - V_{\rm TS}$$
 (the gate voltage window).

By subtracting eqn (13) from eqn (12) and rearranging, a system of two nonlinear equations (14) and (15), with  $\Delta E_{\rm V}$  and  $\phi_{\rm H}$  as unknowns is obtained:

$$\Delta E_{\rm V} = \phi_{\rm H} - 2\phi_{\rm F} + \frac{\kappa I}{q} \times \ln \left[ \frac{\left[ 1 + C_{\rm ox} \frac{x_{\rm ca}}{\epsilon_{\rm Si}} + \frac{C_{\rm ox} (\Delta V_{\rm T} + \Delta E_{\rm V})}{q N_{\rm B} x_{\rm dm}} \right]^2 - 1}{h f o} \right]$$
(14)

$$\phi_{\rm H} = \phi_{\rm TH} - \frac{kT}{q} \ln \left[ \frac{\left[ \frac{\epsilon_{\rm si} (\phi_{\rm H} - 2\phi_{\rm F})}{qN_{\rm B} x_{\rm dm} x_{\rm cs}} \right]^2 - 1}{hfo} \right].$$
(15)

One can calculate the valence band offset by iterating eqns (14) and (15) until a solution is found. The valence band offset determined in this manner refers to the properties of the SiGe region in the vicinity of the top Si/SiGe interface. If the SiGe layer is graded, the measured band offset reflects the Ge content at the interface, and not the average Ge content in the channel[4].

#### 2.4. Sources of error affecting $\Delta E_{\rm V}$

Errors in the determination of the valence band offset may be attributed to: (a) equipment limitations,

(b) interface and/or bulk traps and (c) model limitations.

2.4.1. Equipment limitations. The sensitivity of the measured valence band offset to inaccuracies in the values of the structural parameters was simulated. It was found that errors in  $C_{ox}$ ,  $x_{ca}$ ,  $x_{dm}$  and  $N_B$  affect  $\Delta E_V$  linearly. Of these  $x_{ca}$  requires corrections to account for quantum effects. Simulations using two-dimensional (2D) hole gas statistics indicate that the hole charge centroid is located about 2 nm away from the top Si/SiGe heterointerface. This offset has to be subtracted from the experimentally extracted value of  $x_{ca}$ .

2.4.2. Interface and bulk traps. According to the eqns (12) and (13), both  $V_{\rm TH}$  and  $V_{\rm TS}$  depend on the flat-band voltage  $V_{\rm FB}$ . However, because the latter's effect cancels out in  $\Delta V_{\rm T}$ , fixed surface charge  $Q_{\rm f}$  and  $\phi_{\rm MS}$  do not affect the value of the measured valence band offset. The major source of uncertainty associated with the value of  $\phi_{\rm MS}$  is thus eliminated.

Even a small interface trapped charge concentration (of the order of  $10^{11}$  cm<sup>-2</sup> eV<sup>-1</sup>) changes the shape of the low frequency apparent doping profile  $N_{appLF}-x_{dLF}$  in the depletion regime, raising its value and reducing the maximum depletion depth. In order to eliminate any inaccuracies on  $\Delta E_v$  due to incorrect maximum depletion depth and substrate doping values, both  $x_{dm}$  and  $N_B$  must be determined from the high frequency apparent doping profile  $N_{appHF}-x_{dHF}$  since traps do not respond to high frequency signals.

In strong inversion, the impact of the interface traps on the  $N_{appLF}$ - $x_{dLF}$  profile is eliminated by the large concentration of holes piling up at the Si/SiO<sub>2</sub> and Si/SiGe interfaces. The cap layer thickness, given by the position of the hole charge centroid should therefore be insensitive even to moderately high trap density.

The interface trapped charge distribution  $D_{it}(E)$ , located between the positions of the Fermi level at the Si/SiO<sub>2</sub> interface corresponding to  $V_{TH}$  and  $V_{TS}$ , respectively, also alters the measured gate voltage window  $\Delta V_T$ . Simulation results indicate that a uniformly distributed interface trap density of  $2 \times 10^{11}$  cm<sup>-2</sup> eV<sup>-1</sup> causes errors of 25 mV in the gate voltage window  $\Delta V_T$  and 0.5 nm in the cap layer thickness. It may be safely concluded that by simultaneously using experimental low frequency and high frequency apparent doping profiles the error caused by the interface trapped charge density on the extracted valence band offset can be minimized.

Errors in  $\Delta E_{\rm v}$  can also be caused by bulk traps in SiGe[7], if their concentration is larger than one fifth of the active doping. Their presence is signaled by a kink in the depletion region of the  $C_{\rm LF}-V_{\rm G}$  characteristics which in turn causes an easily identifiable local peak on the  $N_{\rm appLF}-x_{\rm dLF}$  profile.

2.4.3. Model limitations. Due to the lack of reliable experimental data for the valence band density of

states in SiGe, the densities of states in Si and SiGe were tacitly assumed to be identical in the derivation presented in the preceding section. Therefore, the analytical model actually gives an "apparent" valence band offset:

$$\Delta E_{\rm Vapp} = \Delta E_{\rm V} - kT \ln \left[ \frac{N_{\rm VSi}}{N_{\rm VSiGe}} \right].$$
 (16)

By neglecting the contribution of the second term in eqn (16) the error will not be larger than  $\pm 25 \text{ meV}$  at room temperature.

For Ge mole fractions smaller than 30%, the hole charge at the top Si/SiGe heterojunction is screened by the charge at the Si/SiO<sub>2</sub> interface and neither the cap layer thickness nor the surface conduction threshold  $V_{\rm TS}$  can be precisely identified at room temperature. To overcome this problem the sample must be cooled. At 77 K, even samples with 15% Ge clearly exhibit the hole charge accumulation at the top Si/SiGe interface.

Finally, eqns (12) and (13) are based on Boltzmann statistics. Comparison of simulated and analytically derived threshold voltages indicate that the analytical model underestimates both thresholds by 15-25 mV. This error cancels in  $\Delta V_{\rm T}$  and does not affect the extracted value of  $\Delta E_{\rm V}$ .

## 3. PROPOSED CHARACTERIZATION TECHNIQUE

Based on the discussion above, the following steps can be used to characterize the Si/SiGe layers:

- (a) The oxide capacitance, flatband voltage, maximum depletion depth and the effective substrate doping are extracted from experimental  $C_{\rm HF}-V_{\rm G}$  characteristics and  $N_{\rm appHF}-x_{\rm dHF}$  profile, respectively, as for a Si MOS capacitor. Interface trapped charge density and bulk traps, which do not respond to the high frequency signal, will thus not influence the extracted values of the substrate doping and maximum depletion depth.
- (b) Equations (10) and (11) are then applied to the experimental C<sub>LF</sub>-V<sub>G</sub> characteristics to determine the N<sub>appLF</sub>-V<sub>G</sub> characteristics and the N<sub>appLF</sub>-x<sub>dLF</sub> profile. From the inspection of the latter, accurate values of the threshold voltages V<sub>TH</sub>, V<sub>TS</sub> and of the cap layer thickness x<sub>ca</sub> are obtained in the manner outlined in the preceding section.
- (c) The data obtained in the previous two steps are fed into eqns (14) and (15) to determine the valence band offset.



Fig. 6. Typical experimental  $C_{HF}-V_G$  and  $C_{LF}-V_G$  characteristics of graded (0-47% Ge) Si/Si<sub>1-x</sub>Ge<sub>x</sub> MOS capacitors. The structure is similar to that presented in Fig. 3.

SSE 37/8—D

- (d)  $D_{it}$  is estimated from the difference between the experimental  $C_{LF}-V_G$  and  $C_{HF}-V_G$  characteristics[8] and by matching the simulated and measured low frequency apparent doping profiles.
- (e)  $Q_{\rm f}$  is extracted from the difference between the measured and calculated flatband voltage, after the contribution of the interface trapped charge on the flatband voltage has been removed.

As in the case of Si MOS capacitors, the accuracy of the interface trapped charge density determined in step (d) is limited to the midgap region.

#### 4. EXPERIMENTAL RESULTS

For experimental confirmation, Si/SiGe wafers were grown by MBE with the following layer structure:  $n^+$  substrate doped  $2 \times 10^{19}$  cm<sup>-3</sup>, *n*-type Si epitaxial layer doped  $2 \times 10^{17}$  cm<sup>-3</sup> and 0.3  $\mu$ m thick, *n*-type Si spacer doped  $5 \times 10^{16}$  cm<sup>-3</sup> and 200 nm thick, undoped SiGe layer 15 nm thick, and undoped Si cap layer 10 nm thick. The Ge mole fraction was graded from 0% (bottom) to 50% (top). A low thermal-budget process was employed to create the gate oxide: 1 min RTO at 850°C, followed by a 3 min LPCVD (139 mtorr, 12% O<sub>2</sub>, 6.7% SiH<sub>4</sub>) at 410°C and followed by a 1 min RTO at 850°C. Capacitors with areas varying from 6.25 × 10<sup>-6</sup> to  $1.52 \times 10^{-2}$  cm<sup>2</sup> were defined by Al deposition and wet-etch patterning. Al was also sputtered on the back side to provide a large-area ohmic contact. A postmetallization anneal was performed in forming gas at 420°C for a duration of 20 min.

The doping profile was independently confirmed by spreading resistance measurements. Auger spectroscopy was used to verify the Ge profile. The depth resolution was 5 nm, sufficient to confirm the thickness of the SiGe film and its graded profile (approximately 20 nm) but not accurate enough to determine the thickness of the cap layer, and the precise Ge concentration at the top Si/SiGe interface. The Ge profile linearly increases from 0% Ge for about 12 nm, saturates at just above 40% Ge and then drops steeply back to 0%. If one extrapolates the slope of Ge grading in the linear region, a value close to 50% Ge is found at the top Si/SiGe interface.

The  $C_{LF}-V_G$  and  $C_{HF}-V_G$  characteristics were measured using Hewlett Packard's 4280A 1 MHz C Meter and are plotted in Fig. 6. Corrections were made for parasitic capacitances and leakage currents but no attempt was made to smooth out the experimental data by interpolation. First, the oxide thickness  $x_{ox} = 22.3$  nm was determined from the  $C_{LF}-V_G$ characteristics presented in Fig. 6, and the substrate doping  $N_B = 5 \times 10^{16}$  cm<sup>-3</sup> was obtained from the associated  $N_{appHF}-x_{dHF}$  profile, shown in Fig. 7. Then, from the inversion region of the experimental  $C_{LF}-V_G$ 



Fig. 7. Experimental high frequency apparent doping vs depth profiles in  $Si/Si_{1-x}Ge_x$  MOS capacitors obtained from the measured  $C_{HF}-V_G$  characteristics of Fig. 6.

characteristics, plotted in Fig. 8, the  $N_{appLF}-V_G$  and  $N_{appLF}-x_{dLF}$  profiles were calculated and are presented in Figs 9 and 10, respectively. The two thresholds  $V_{TH} = -1.65$  V and  $V_{TS} = -2.8$  V were identified from the experimental trace in Fig. 9 and the cap layer thickness  $t_{ca} = 10.6$  nm was deduced from the apparent doping vs depth profile, as shown in Fig. 10. Even though it is not evident from the experimental characteristics in Fig. 9,  $V_{TH}$  can be easily identified because it corresponds to a change of sign in the apparent doping.

Using these data, the valence band offset  $\Delta E_{\rm v} = 347$  meV was extracted by solving eqns (14) and (15). If one assumes that the valence band offset depends on the Ge mole fraction  $x_{\rm Ge}$  according to the formula[9]:

$$\Delta E_{\rm V} = 0.74 * x_{\rm Ge}$$

then the measured valence band offset corresponds to a Ge mole fraction of 0.47.

An average interface trap density  $D_{it} = 7 \times 10^{10} \text{ cm}^{-2} \text{ eV}^{-1}$  was estimated from the difference between the experimental low frequency and high

frequency C-V curves. As explained in Section 2.4, this value is low enough not to significantly affect the accuracy of the measured valence band offset.

To validate the characterization technique, the extracted structural and material parameters were used as input data into the heterostructure MOS capacitor simulator. A uniformly distributed interface trap density of  $7 \times 10^{10}$  cm<sup>-2</sup> eV<sup>-1</sup> was included in the simulation and a fixed charge density  $Q_f = 2.8 \times 10^{11}$  cm<sup>-2</sup> was determined by superimposing the calculated and experimental  $C_{LF}(V_G)$  characteristics, as shown in Fig. 8. The simulated and experimentally derived  $N_{appLF}-V_G$  and  $N_{appLF}-x_{dLF}$  characteristics are plotted in Figs 9 and 10, respectively. They all show good agreement between theory and experiment.

#### 5. CONCLUSION

A novel technique for the characterization of Si/SiGe layers was developed and verified experimentally using heterostructure MOS capacitors as test structures. Quantum-mechanics numerical modeling



Fig. 8. Comparison of measured and simulated  $C_{LF}-V_G$  characteristics of Si/Si<sub>1-x</sub> Ge<sub>x</sub> MOS capacitors based on extracted structural and material data.



Fig. 9. Simulated and experimental apparent doping vs gate voltage characteristics for a graded 0–47% Ge  $Si/Si_{1-x}Ge_x$  MOS capacitor as determined from the measured  $C_{LF}V_G$  characteristics shown in Fig. 6.



Fig. 10. Simulated and experimental apparent doping vs depth profiles. The experimental data are obtained from the inversion region of the measured  $C_{LF}$ - $V_G$  characteristics of Fig. 6. The size-quantization-induced offset between the cap layer and the position of the hole charge centroid is also illustrated.

1500

was employed to explain the features of the C-V characteristics and of the apparent doping profiles and to assess the theoretical limits of the characterization method. The method itself relies on direct low frequency and high frequency C-V measurements and on simple analytical calculations. It allows for the accurate extraction of the threshold voltages of the corresponding MOSFET, of the valence band offset and Si cap layer thickness. Possible sources of error in the extracted value of the valence band offset were identified and discussed. It is instrumental for the ultimate success of the characterization technique that high frequency and low frequency measurements be carried out in conjunction, so that errors due to interface traps be removed.

supported by a University of Toronto Open Doctoral Fellowship.

#### REFERENCES

- 1. P. M. Garone, V. Venkataraman and J. C. Sturm, *IEEE Electron Device Lett.* EDL-12, 230 (1991).
- S. S. Iyer, P. M. Solomon, V. P. Kesan, A. A. Bright, J. L. Freeouf, T. N. Nguyen and A. C. Warren, *IEEE Electron Device Lett.* EDL-12, 245 (1991).
- 3. D. K. Schroeder, Semiconductor Material and Device Characterization, Chap. 6. Wiley, New York (1990).
- K. Iniewski, S. Voinigescu, J. Atcha and C. A. T. Salama, Solid-St. Electron. 36, 775 (1993).
- S. Voinigescu and A. Müller, *IEEE Trans. Electron Devices* ED-36, 2320 (1989).
- S. M. Sze, *Physics of Semiconductor Devices*, 2nd Edn, Chap. 1. Wiley, New York (1981).
- S. H. Li, P. K. Bhattacharya, S. W. Chung, S. R. Smith and W. C. Mitchel, J. Electron. Mater. 22, 151 (1993).
- 8. E. H. Nicollian and J. R. Brews, MOS Physics and Technology, Chap. 1. Wiley, New York (1982).
- 9. R. People, IEEE J. Quantum Electron. QE-22, 1696 (1986).

Acknowledgements—This work was financially assisted by the Natural Sciences and Engineering Research Council of Canada and by MICRONET. S P. Voinigescu was also